Difference between revisions of "Instruction Set/subux"

From Mill Computing Wiki
Jump to: navigation, search
(Created page with "{{DISPLAYTITLE:subux}} <div style="font-size:80%;line-height:90%;margin-bottom:2em">realizing  exu stream [[Decode|exu block]...")
 
Line 15:Line 15:
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
|-
 
|-
| [[Cores/Tin/Encoding#877|Tin]] || E0 || 2
+
| [[Cores/Tin/Encoding#subux|Tin]] || E0 || 2
 
|-
 
|-
| [[Cores/Copper/Encoding#877|Copper]] || E0 E1 || 2
+
| [[Cores/Copper/Encoding#subux|Copper]] || E0 E1 || 2
 
|-
 
|-
| [[Cores/Silver/Encoding#877|Silver]] || E0 E1 E2 E3 || 2
+
| [[Cores/Silver/Encoding#subux|Silver]] || E0 E1 E2 E3 || 2
 
|-
 
|-
| [[Cores/Gold/Encoding#877|Gold]] || E0 E1 E2 E3 E4 E5 E6 E7 || 2
+
| [[Cores/Gold/Encoding#subux|Gold]] || E0 E1 E2 E3 E4 E5 E6 E7 || 2
 
|-
 
|-
| [[Cores/Decimal8/Encoding#877|Decimal8]] || E0 E1 E2 E3 || 2
+
| [[Cores/Decimal8/Encoding#subux|Decimal8]] || E0 E1 E2 E3 || 2
 
|-
 
|-
| [[Cores/Decimal16/Encoding#877|Decimal16]] || E0 E1 E2 E3 || 2
+
| [[Cores/Decimal16/Encoding#subux|Decimal16]] || E0 E1 E2 E3 || 2
 
|}
 
|}
  
Line 37:Line 37:
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
|-
 
|-
| [[Cores/Tin/Encoding#878|Tin]] || E0 || 2
+
| [[Cores/Tin/Encoding#subux|Tin]] || E0 || 2
 
|-
 
|-
| [[Cores/Copper/Encoding#878|Copper]] || E0 E1 || 2
+
| [[Cores/Copper/Encoding#subux|Copper]] || E0 E1 || 2
 
|-
 
|-
| [[Cores/Silver/Encoding#878|Silver]] || E0 E1 E2 E3 || 2
+
| [[Cores/Silver/Encoding#subux|Silver]] || E0 E1 E2 E3 || 2
 
|-
 
|-
| [[Cores/Gold/Encoding#878|Gold]] || E0 E1 E2 E3 E4 E5 E6 E7 || 2
+
| [[Cores/Gold/Encoding#subux|Gold]] || E0 E1 E2 E3 E4 E5 E6 E7 || 2
 
|-
 
|-
| [[Cores/Decimal8/Encoding#878|Decimal8]] || E0 E1 E2 E3 || 2
+
| [[Cores/Decimal8/Encoding#subux|Decimal8]] || E0 E1 E2 E3 || 2
 
|-
 
|-
| [[Cores/Decimal16/Encoding#878|Decimal16]] || E0 E1 E2 E3 || 2
+
| [[Cores/Decimal16/Encoding#subux|Decimal16]] || E0 E1 E2 E3 || 2
 
|}
 
|}
 +
 +
 +
[[Instruction_Set|Instruction Set, alphabetical]], [[Instruction Set by Category]], [http://millcomputing.com/instructions.html?collapse=7#ops Instruction Set, sortable, filterable]

Revision as of 02:39, 16 December 2014

realizing  exu stream  exu block  compute phase   operation   in the unsigned integer value domain   using excepting overflow behavior   that produces condition codes

aliases: subuxv
native on: all

subtraction


subux(u x, u y) → u r0

operands: like Identity [xx:x]


Core In Slots Latencies
Tin E0 2
Copper E0 E1 2
Silver E0 E1 E2 E3 2
Gold E0 E1 E2 E3 E4 E5 E6 E7 2
Decimal8 E0 E1 E2 E3 2
Decimal16 E0 E1 E2 E3 2

subux(u x, imm y) → u r0

operands: like Identity [xx:x]


Core In Slots Latencies
Tin E0 2
Copper E0 E1 2
Silver E0 E1 E2 E3 2
Gold E0 E1 E2 E3 E4 E5 E6 E7 2
Decimal8 E0 E1 E2 E3 2
Decimal16 E0 E1 E2 E3 2


Instruction Set, alphabetical, Instruction Set by Category, Instruction Set, sortable, filterable