Difference between revisions of "Instruction Set/streamf"

From Mill Computing Wiki
Jump to: navigation, search
m (Protected "Instruction Set/streamf": generated ([Edit=<protect-level-bot>] (indefinite) [Move=<protect-level-bot>] (indefinite)))
 
Line 18:Line 18:
 
| [[Cores/Copper/Encoding#streamf|Copper]] || F0 || 1
 
| [[Cores/Copper/Encoding#streamf|Copper]] || F0 || 1
 
|-
 
|-
| [[Cores/Silver/Encoding#streamf|Silver]] || F1 F2 F3 || 1
+
| [[Cores/Silver/Encoding#streamf|Silver]] || F1 F2 || 1
 
|-
 
|-
| [[Cores/Gold/Encoding#streamf|Gold]] || F0 F1 || 1
+
| [[Cores/Gold/Encoding#streamf|Gold]] || F0 || 1
|-
+
| [[Cores/Decimal8/Encoding#streamf|Decimal8]] || F1 F2 F3 || 1
+
|-
+
| [[Cores/Decimal16/Encoding#streamf|Decimal16]] || F1 F2 F3 || 1
+
 
|}
 
|}
  
  
 
[[Instruction_Set|Instruction Set, alphabetical]], [[Instruction Set by Category]], [http://millcomputing.com/instructions.html?collapse=7#ops Instruction Set, sortable, filterable]
 
[[Instruction_Set|Instruction Set, alphabetical]], [[Instruction Set by Category]], [http://millcomputing.com/instructions.html?collapse=7#ops Instruction Set, sortable, filterable]

Latest revision as of 13:57, 23 February 2021

realizing  flow stream  flow block  compute phase   operation  

native on: all

allocate streamer frame


streamf(lit rd_size, lit wr_size)

operands: like Inv :


Core In Slots Latencies
Tin F0 1
Copper F0 1
Silver F1 F2 1
Gold F0 1


Instruction Set, alphabetical, Instruction Set by Category, Instruction Set, sortable, filterable