Difference between revisions of "Instruction Set/s2fdfz"

From Mill Computing Wiki
Jump to: navigation, search
m (Protected "Instruction Set/s2fdfz": generated ([Edit=<protect-level-bot>] (indefinite) [Move=<protect-level-bot>] (indefinite)))
Line 4:Line 4:
 
</div>
 
</div>
  
convert signed integer to float
+
Signed integer to decimal float conversion. Rounding away from zero.
 +
 
 +
 
 +
 
 +
 
 
----
 
----
 
<code style="font-size:130%"><b style="color:#050">s2fdfz</b>(<span style="color:#009">[[Domains#d|d]]</span> <span title="belt operand from ops window">x</span>) &#8594; [[Domains#d|d]] r<sub>0</sub></code>
 
<code style="font-size:130%"><b style="color:#050">s2fdfz</b>(<span style="color:#009">[[Domains#d|d]]</span> <span title="belt operand from ops window">x</span>) &#8594; [[Domains#d|d]] r<sub>0</sub></code>

Revision as of 10:40, 11 January 2015

realizing  exu stream  exu block  compute phase   operation   in the decimal floating point value domain   that produces condition codes and rounds to nearest, ties away from zero

native on: Decimal8 Decimal16

Signed integer to decimal float conversion. Rounding away from zero.




s2fdfz(d x) → d r0

operands: like Addd [dd:d]


Core In Slots Latencies
Decimal8 E0 E1 d:d=4 dv:dv=4 q:q=5 qv:qv=5
Decimal16 E0 E1 d:d=4 dv:dv=4 q:q=5 qv:qv=5


Instruction Set, alphabetical, Instruction Set by Category, Instruction Set, sortable, filterable