Difference between revisions of "Instruction Set/divd"
From Mill Computing Wiki
Line 1: | Line 1: | ||
{{DISPLAYTITLE:divd}} | {{DISPLAYTITLE:divd}} | ||
− | <div style="font-size:80%;line-height:90%;margin-bottom:2em">[[Speculation|realizing]] [[Encoding|exu stream]] [[Decode|exu block]] [[Phasing|compute phase]] operation [[Domains|in the decimal floating point value domain]] [[Condition Code|that produces condition codes]]<br /> | + | <div style="font-size:80%;line-height:90%;margin-bottom:2em">[[Speculation|realizing]] [[Encoding|exu stream]] [[Decode|exu block]] [[Phasing|compute phase]] operation [[Domains|in the decimal floating point value domain]] [[Condition Code|that produces condition codes]] [[Rounding|and rounds use current dynamic rounding mode]]<br /> |
'''native on:''' [[Assembly|none]]<br /> | '''native on:''' [[Assembly|none]]<br /> | ||
</div> | </div> |
Revision as of 18:52, 20 December 2014
realizing exu stream exu block compute phase operation in the decimal floating point value domain that produces condition codes and rounds use current dynamic rounding mode
native on: none
Decimal floating point division in current rounding mode.
operands: like Addd [dd:d]
Instruction Set, alphabetical, Instruction Set by Category, Instruction Set, sortable, filterable