Difference between revisions of "Instruction Set/calltr0"

From Mill Computing Wiki
Jump to: navigation, search
(Created page with "{{DISPLAYTITLE:calltr0}} <div style="font-size:80%;line-height:90%;margin-bottom:2em">realizing  flow stream Decode|flow bl...")
 
 
(3 intermediate revisions by the same user not shown)
Line 4:Line 4:
 
</div>
 
</div>
  
function call
+
Call predicated function with no return values on true.
 +
 
 +
Everything that applies to [[Instruction_Set/call0|call0]] applies also here. The difference is the predicate to make it a conditional call. And there is one less possible argument in all the encodings.
 +
 
 +
<b>related operations:</b>  [[Instruction_Set/call0|call0]], [[Instruction_Set/callfl0|callfl0]], [[Instruction_Set/retn|retn]]
 +
 
 
----
 
----
 
<code style="font-size:130%"><b style="color:#050">calltr0</b>(<span style="color:#009">[[Domains#op|op]]</span> <span title="call argument from calls window">q</span>, <span style="color:#009">[[Domains#p|p]]</span> <span title="call argument from calls window">target</span>, <span style="color:#009">[[Domains#args|args]]</span> <span title="zero or more call  
 
<code style="font-size:130%"><b style="color:#050">calltr0</b>(<span style="color:#009">[[Domains#op|op]]</span> <span title="call argument from calls window">q</span>, <span style="color:#009">[[Domains#p|p]]</span> <span title="call argument from calls window">target</span>, <span style="color:#009">[[Domains#args|args]]</span> <span title="zero or more call  
Line 21:Line 26:
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
|-
 
|-
| [[Cores/Tin/Encoding#951|Tin]] || F0 || 1
+
| [[Cores/Tin/Encoding#calltr0|Tin]] || F0 || 1
 
|-
 
|-
| [[Cores/Copper/Encoding#951|Copper]] || F0 F1 || 1
+
| [[Cores/Copper/Encoding#calltr0|Copper]] || F0 || 1
 
|-
 
|-
| [[Cores/Silver/Encoding#951|Silver]] || F0 F1 F2 || 1
+
| [[Cores/Silver/Encoding#calltr0|Silver]] || F0 F1 F2 || 1
 
|-
 
|-
| [[Cores/Gold/Encoding#951|Gold]] || F0 F1 F2 F3 || 1
+
| [[Cores/Gold/Encoding#calltr0|Gold]] || F0 || 1
|-
+
| [[Cores/Decimal8/Encoding#951|Decimal8]] || F0 F1 F2 || 1
+
|-
+
| [[Cores/Decimal16/Encoding#951|Decimal16]] || F0 F1 F2 || 1
+
 
|}
 
|}
  
Line 55:Line 56:
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
|-
 
|-
| [[Cores/Tin/Encoding#950|Tin]] || F0 || 1
+
| [[Cores/Tin/Encoding#calltr0|Tin]] || F0 || 1
 
|-
 
|-
| [[Cores/Copper/Encoding#950|Copper]] || F0 F1 || 1
+
| [[Cores/Copper/Encoding#calltr0|Copper]] || F0 || 1
 
|-
 
|-
| [[Cores/Silver/Encoding#950|Silver]] || F0 F1 F2 || 1
+
| [[Cores/Silver/Encoding#calltr0|Silver]] || F0 F1 F2 || 1
 
|-
 
|-
| [[Cores/Gold/Encoding#950|Gold]] || F0 F1 F2 F3 || 1
+
| [[Cores/Gold/Encoding#calltr0|Gold]] || F0 || 1
|-
+
| [[Cores/Decimal8/Encoding#950|Decimal8]] || F0 F1 F2 || 1
+
|-
+
| [[Cores/Decimal16/Encoding#950|Decimal16]] || F0 F1 F2 || 1
+
 
|}
 
|}
 +
 +
 +
[[Instruction_Set|Instruction Set, alphabetical]], [[Instruction Set by Category]], [http://millcomputing.com/instructions.html?collapse=7#ops Instruction Set, sortable, filterable]

Latest revision as of 14:03, 23 February 2021

realizing  flow stream  flow block  call phase   operation  

native on: all

Call predicated function with no return values on true.

Everything that applies to call0 applies also here. The difference is the predicate to make it a conditional call. And there is one less possible argument in all the encodings.

related operations: call0, callfl0, retn


calltr0(op q, p target, args args)

operands: like Inv :


encoding: calltr0(op q, p target, off argv, count argc) , calltr0(op q, p target, off argv, count argc, lit argv)

Core In Slots Latencies
Tin F0 1
Copper F0 1
Silver F0 F1 F2 1
Gold F0 1

calltr0(op q, lbl target, args args)

operands: like Inv :


encoding: calltr0(op q, off target, count argc) , calltr0(op q, off target, count argc, lit argv) , calltr0(op q, off target, count argc, lit argv, lit argv)

Core In Slots Latencies
Tin F0 1
Copper F0 1
Silver F0 F1 F2 1
Gold F0 1


Instruction Set, alphabetical, Instruction Set by Category, Instruction Set, sortable, filterable