Difference between revisions of "Instruction Set/adduwv"

From Mill Computing Wiki
Jump to: navigation, search
 
(2 intermediate revisions by the same user not shown)
Line 1:Line 1:
 
{{DISPLAYTITLE:adduwv}}
 
{{DISPLAYTITLE:adduwv}}
<div style="font-size:80%;line-height:90%;margin-bottom:2em">[[Speculation|realizing]]&nbsp;&nbsp;[[Encoding|exu stream]]&nbsp;&nbsp;[[Decode|exu block]]&nbsp;&nbsp;[[Phasing|compute phase]]&nbsp;&nbsp; operation&nbsp;&nbsp; [[Domains|in the unsigned integer value domain]]&nbsp;&nbsp; [[Overflow|using widening overflow behavior]]&nbsp;&nbsp; [[Condition Code|that produces condition codes]]<br />
+
<div style="font-size:80%;line-height:90%;margin-bottom:2em">[[Speculation|speculable]]&nbsp;&nbsp;[[Encoding|exu stream]]&nbsp;&nbsp;[[Decode|exu block]]&nbsp;&nbsp;[[Phasing|compute phase]]&nbsp;&nbsp; operation&nbsp;&nbsp; [[Domains|in the unsigned integer value domain]]&nbsp;&nbsp; [[Overflow|using widening overflow behavior]]&nbsp;&nbsp; [[Condition Code|that produces condition codes]]<br />
 
'''native on:''' [[Cores|all]]<br />
 
'''native on:''' [[Cores|all]]<br />
 
</div>
 
</div>
Line 16:Line 16:
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
|-
 
|-
| [[Cores/Tin/Encoding#206|Tin]] || E0 || 2 2
+
| [[Cores/Tin/Encoding#adduwv|Tin]] || E0 || 2 2
 
|-
 
|-
| [[Cores/Copper/Encoding#206|Copper]] || E0 E1 || 2 2
+
| [[Cores/Copper/Encoding#adduwv|Copper]] || E0 E1 || 2 2
 
|-
 
|-
| [[Cores/Silver/Encoding#206|Silver]] || E0 E1 E2 E3 || 2 2
+
| [[Cores/Silver/Encoding#adduwv|Silver]] || E0 E1 E2 E3 || 2 2
 
|-
 
|-
| [[Cores/Gold/Encoding#206|Gold]] || E0 E1 E2 E3 E4 E5 E6 E7 || 2 2
+
| [[Cores/Gold/Encoding#adduwv|Gold]] || E0 E1 E2 E3 E4 E5 E6 E7 || 2 2
 
|-
 
|-
| [[Cores/Decimal8/Encoding#206|Decimal8]] || E0 E1 E2 E3 || 2 2
+
| [[Cores/Decimal8/Encoding#adduwv|Decimal8]] || E0 E1 E2 E3 || 2 2
 
|-
 
|-
| [[Cores/Decimal16/Encoding#206|Decimal16]] || E0 E1 E2 E3 || 2 2
+
| [[Cores/Decimal16/Encoding#adduwv|Decimal16]] || E0 E1 E2 E3 || 2 2
 
|}
 
|}
  
Line 38:Line 38:
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
|-
 
|-
| [[Cores/Tin/Encoding#207|Tin]] || E0 || 2 2
+
| [[Cores/Tin/Encoding#adduwv|Tin]] || E0 || 2 2
 
|-
 
|-
| [[Cores/Copper/Encoding#207|Copper]] || E0 E1 || 2 2
+
| [[Cores/Copper/Encoding#adduwv|Copper]] || E0 E1 || 2 2
 
|-
 
|-
| [[Cores/Silver/Encoding#207|Silver]] || E0 E1 E2 E3 || 2 2
+
| [[Cores/Silver/Encoding#adduwv|Silver]] || E0 E1 E2 E3 || 2 2
 
|-
 
|-
| [[Cores/Gold/Encoding#207|Gold]] || E0 E1 E2 E3 E4 E5 E6 E7 || 2 2
+
| [[Cores/Gold/Encoding#adduwv|Gold]] || E0 E1 E2 E3 E4 E5 E6 E7 || 2 2
 
|-
 
|-
| [[Cores/Decimal8/Encoding#207|Decimal8]] || E0 E1 E2 E3 || 2 2
+
| [[Cores/Decimal8/Encoding#adduwv|Decimal8]] || E0 E1 E2 E3 || 2 2
 
|-
 
|-
| [[Cores/Decimal16/Encoding#207|Decimal16]] || E0 E1 E2 E3 || 2 2
+
| [[Cores/Decimal16/Encoding#adduwv|Decimal16]] || E0 E1 E2 E3 || 2 2
 
|}
 
|}
 +
 +
 +
[[Instruction_Set|Instruction Set, alphabetical]], [[Instruction Set by Category]], [http://millcomputing.com/instructions.html?collapse=7#ops Instruction Set, sortable, filterable]

Latest revision as of 09:24, 9 February 2015

speculable  exu stream  exu block  compute phase   operation   in the unsigned integer value domain   using widening overflow behavior   that produces condition codes

native on: all

Widening unsigned integer vector addition. If any of the result values in the vector overflows, the vector is widened as with widenuv.


adduwv(u x, u y) → u r0, u r1

operands: like Widenv XX:2X2X


Core In Slots Latencies
Tin E0 2 2
Copper E0 E1 2 2
Silver E0 E1 E2 E3 2 2
Gold E0 E1 E2 E3 E4 E5 E6 E7 2 2
Decimal8 E0 E1 E2 E3 2 2
Decimal16 E0 E1 E2 E3 2 2

adduwv(u x, imm y) → u r0, u r1

operands: like Widenv XX:2X2X


Core In Slots Latencies
Tin E0 2 2
Copper E0 E1 2 2
Silver E0 E1 E2 E3 2 2
Gold E0 E1 E2 E3 E4 E5 E6 E7 2 2
Decimal8 E0 E1 E2 E3 2 2
Decimal16 E0 E1 E2 E3 2 2


Instruction Set, alphabetical, Instruction Set by Category, Instruction Set, sortable, filterable