Difference between revisions of "Instruction Set/shiftlus"
From Mill Computing Wiki
(One intermediate revision by the same user not shown) | |||
Line 1: | Line 1: | ||
{{DISPLAYTITLE:shiftlus}} | {{DISPLAYTITLE:shiftlus}} | ||
− | <div style="font-size:80%;line-height:90%;margin-bottom:2em">[[Speculation| | + | <div style="font-size:80%;line-height:90%;margin-bottom:2em">[[Speculation|speculable]] [[Encoding|exu stream]] [[Decode|exu block]] [[Phasing|compute phase]] operation [[Domains|in the unsigned integer value domain]] [[Overflow|using saturating overflow behavior]] [[Condition Code|that produces condition codes]]<br /> |
− | '''aliases:''' | + | '''aliases:''' shiftlus2 <br /> |
'''native on:''' [[Cores|all]]<br /> | '''native on:''' [[Cores|all]]<br /> | ||
</div> | </div> | ||
Line 18: | Line 18: | ||
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]] | ! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]] | ||
|- | |- | ||
− | | [[Cores/Tin/Encoding#shiftlus|Tin]] || E0 || | + | | [[Cores/Tin/Encoding#shiftlus|Tin]] || E0 || |
|- | |- | ||
− | | [[Cores/Copper/Encoding#shiftlus|Copper]] || E0 || | + | | [[Cores/Copper/Encoding#shiftlus|Copper]] || E0 || |
|- | |- | ||
− | | [[Cores/Silver/Encoding#shiftlus|Silver]] || E0 E1 || | + | | [[Cores/Silver/Encoding#shiftlus|Silver]] || E0 E1 || |
|- | |- | ||
− | | [[Cores/Gold/Encoding#shiftlus|Gold]] || E0 | + | | [[Cores/Gold/Encoding#shiftlus|Gold]] || E0 || |
− | + | ||
− | + | ||
− | + | ||
− | + | ||
|} | |} | ||
Line 40: | Line 36: | ||
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]] | ! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]] | ||
|- | |- | ||
− | | [[Cores/Tin/Encoding#shiftlus|Tin]] || E0 || | + | | [[Cores/Tin/Encoding#shiftlus|Tin]] || E0 || |
− | + | ||
− | + | ||
− | + | ||
− | + | ||
|- | |- | ||
− | | [[Cores/ | + | | [[Cores/Copper/Encoding#shiftlus|Copper]] || E0 || |
|- | |- | ||
− | | [[Cores/ | + | | [[Cores/Silver/Encoding#shiftlus|Silver]] || E0 E1 || |
|- | |- | ||
− | | [[Cores/ | + | | [[Cores/Gold/Encoding#shiftlus|Gold]] || E0 || |
|} | |} | ||
[[Instruction_Set|Instruction Set, alphabetical]], [[Instruction Set by Category]], [http://millcomputing.com/instructions.html?collapse=7#ops Instruction Set, sortable, filterable] | [[Instruction_Set|Instruction Set, alphabetical]], [[Instruction Set by Category]], [http://millcomputing.com/instructions.html?collapse=7#ops Instruction Set, sortable, filterable] |
Latest revision as of 14:02, 23 February 2021
speculable exu stream exu block compute phase operation in the unsigned integer value domain using saturating overflow behavior that produces condition codes
aliases: shiftlus2
native on: all
Unsigned bitwise left shift. Saturating. The bit count by which to shift is an unsigned number. When a one gets moved out, the result is the highest value for the width.
shiftlus(u x, bit bits) → u r0
operands: like Shift [xi:x]
Core | In Slots | Latencies |
---|---|---|
Tin | E0 | |
Copper | E0 | |
Silver | E0 E1 | |
Gold | E0 |
operands: like Shift [xi:x]
Core | In Slots | Latencies |
---|---|---|
Tin | E0 | |
Copper | E0 | |
Silver | E0 E1 | |
Gold | E0 |
Instruction Set, alphabetical, Instruction Set by Category, Instruction Set, sortable, filterable