Difference between revisions of "Instruction Set/adduw"
From Mill Computing Wiki
m (Protected "Instruction Set/adduw": generated ([Edit=<protect-level-bot>] (indefinite) [Move=<protect-level-bot>] (indefinite))) | |
(No difference) |
Revision as of 01:35, 3 January 2015
realizing exu stream exu block compute phase operation in the unsigned integer value domain using widening overflow behavior that produces condition codes
native on: all
Widening unsigned integer addition. When a result value overflows, it is widened.
operands: like Widen xx:2x
Core | In Slots | Latencies |
---|---|---|
Tin | E0 | b,b:h=1 h,h:w=1 w,w:d=1 d,d:q=2 |
Copper | E0 E1 | b,b:h=1 h,h:w=1 w,w:d=1 d,d:q=2 |
Silver | E0 E1 E2 E3 | b,b:h=1 h,h:w=1 w,w:d=1 d,d:q=2 |
Gold | E0 E1 E2 E3 E4 E5 E6 E7 | b,b:h=1 h,h:w=1 w,w:d=1 d,d:q=2 |
Decimal8 | E0 E1 E2 E3 | b,b:h=1 h,h:w=1 w,w:d=1 d,d:q=2 |
Decimal16 | E0 E1 E2 E3 | b,b:h=1 h,h:w=1 w,w:d=1 d,d:q=2 |
operands: like Widen xx:2x
Core | In Slots | Latencies |
---|---|---|
Tin | E0 | b,b:h=1 h,h:w=1 w,w:d=1 d,d:q=2 |
Copper | E0 E1 | b,b:h=1 h,h:w=1 w,w:d=1 d,d:q=2 |
Silver | E0 E1 E2 E3 | b,b:h=1 h,h:w=1 w,w:d=1 d,d:q=2 |
Gold | E0 E1 E2 E3 E4 E5 E6 E7 | b,b:h=1 h,h:w=1 w,w:d=1 d,d:q=2 |
Decimal8 | E0 E1 E2 E3 | b,b:h=1 h,h:w=1 w,w:d=1 d,d:q=2 |
Decimal16 | E0 E1 E2 E3 | b,b:h=1 h,h:w=1 w,w:d=1 d,d:q=2 |
Instruction Set, alphabetical, Instruction Set by Category, Instruction Set, sortable, filterable