Difference between revisions of "Instruction Set/countrtr"

From Mill Computing Wiki
Jump to: navigation, search
Line 16:Line 16:
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
|-
 
|-
| [[Cores/Tin/Encoding#246|Tin]] || E0 || 1
+
| [[Cores/Tin/Encoding#countrtr|Tin]] || E0 || 1
 
|-
 
|-
| [[Cores/Copper/Encoding#246|Copper]] || E0 || 1
+
| [[Cores/Copper/Encoding#countrtr|Copper]] || E0 || 1
 
|-
 
|-
| [[Cores/Silver/Encoding#246|Silver]] || E0 || 1
+
| [[Cores/Silver/Encoding#countrtr|Silver]] || E0 || 1
 
|-
 
|-
| [[Cores/Gold/Encoding#246|Gold]] || E0 || 1
+
| [[Cores/Gold/Encoding#countrtr|Gold]] || E0 || 1
 
|-
 
|-
| [[Cores/Decimal8/Encoding#246|Decimal8]] || E0 || 1
+
| [[Cores/Decimal8/Encoding#countrtr|Decimal8]] || E0 || 1
 
|-
 
|-
| [[Cores/Decimal16/Encoding#246|Decimal16]] || E0 || 1
+
| [[Cores/Decimal16/Encoding#countrtr|Decimal16]] || E0 || 1
 
|}
 
|}
 +
 +
 +
[[Instruction_Set|Instruction Set, alphabetical]], [[Instruction Set by Category]], [http://millcomputing.com/instructions.html?collapse=7#ops Instruction Set, sortable, filterable]

Revision as of 02:36, 16 December 2014

realizing  exu stream  exu block  compute phase   operation   in the logical value domain  

native on: all

Count the one bits from the right.

related operations: countlfl, countltr, countrfl


countrtr(op x) → op r0

operands: like Identity [xx:x]


Core In Slots Latencies
Tin E0 1
Copper E0 1
Silver E0 1
Gold E0 1
Decimal8 E0 1
Decimal16 E0 1


Instruction Set, alphabetical, Instruction Set by Category, Instruction Set, sortable, filterable