shiftrsf

From Mill Computing Wiki
Jump to: navigation, search
speculable  exu stream  exu block  compute phase   operation   in the signed fixed point value domain   that produces condition codes and rounds use current dynamic rounding mode

native on: all

Signed fixed point shift right. Current dynamic rounding. When shifting fixed point values to the right the least significant bit can be treated differently according to the same different rounding strategies that apply to floating point values as well.


shiftrsf(sf x, bit bits) → sf r0

operands: like Shift [xi:x]


Core In Slots Latencies
Tin E0
Copper E0
Silver E0 E1
Gold E0


Instruction Set, alphabetical, Instruction Set by Category, Instruction Set, sortable, filterable