Difference between revisions of "Instruction Set/orl"

From Mill Computing Wiki
Jump to: navigation, search
 
(4 intermediate revisions by the same user not shown)
Line 1:Line 1:
 
{{DISPLAYTITLE:orl}}
 
{{DISPLAYTITLE:orl}}
<div style="font-size:80%;line-height:90%;margin-bottom:2em">[[Speculation|realizing]]&nbsp;&nbsp;[[Encoding|exu stream]]&nbsp;&nbsp;[[Decode|exu block]]&nbsp;&nbsp;[[Phasing|compute phase]]&nbsp;&nbsp; operation&nbsp;&nbsp; [[Domains|in the logical value domain]]&nbsp;&nbsp; [[Condition Code|that produces condition codes]]<br />
+
<div style="font-size:80%;line-height:90%;margin-bottom:2em">[[Speculation|speculable]]&nbsp;&nbsp;[[Encoding|exu stream]]&nbsp;&nbsp;[[Decode|exu block]]&nbsp;&nbsp;[[Phasing|compute phase]]&nbsp;&nbsp; operation&nbsp;&nbsp; [[Domains|in the logical value domain]]&nbsp;&nbsp; [[Condition Code|that produces condition codes]]<br />
 
'''aliases:''' orls orlu <br />
 
'''aliases:''' orls orlu <br />
 
'''native on:''' [[Cores|all]]<br />
 
'''native on:''' [[Cores|all]]<br />
Line 6:Line 6:
  
 
Bitwise or.
 
Bitwise or.
 +
 +
<b>related operations:</b>  [[Instruction_Set/andl|andl]], [[Instruction_Set/flip|flip]], [[Instruction_Set/nand|nand]], [[Instruction_Set/nor|nor]], [[Instruction_Set/xorl|xorl]], [[Instruction_Set/nxor|nxor]], [[Instruction_Set/imp|imp]], [[Instruction_Set/nimp|nimp]]
  
 
----
 
----
Line 16:Line 18:
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
|-
 
|-
| [[Cores/Tin/Encoding#706|Tin]] || E0 || 1
+
| [[Cores/Tin/Encoding#orl|Tin]] || E0 ||  
 
|-
 
|-
| [[Cores/Copper/Encoding#706|Copper]] || E0 E1 || 1
+
| [[Cores/Copper/Encoding#orl|Copper]] || E0 ||  
 
|-
 
|-
| [[Cores/Silver/Encoding#706|Silver]] || E0 E1 E2 E3 || 1
+
| [[Cores/Silver/Encoding#orl|Silver]] || E0 E1 E2 E3 ||  
 
|-
 
|-
| [[Cores/Gold/Encoding#706|Gold]] || E0 E1 E2 E3 E4 E5 E6 E7 || 1
+
| [[Cores/Gold/Encoding#orl|Gold]] || E0 ||  
|-
+
| [[Cores/Decimal8/Encoding#706|Decimal8]] || E0 E1 E2 E3 || 1
+
|-
+
| [[Cores/Decimal16/Encoding#706|Decimal16]] || E0 E1 E2 E3 || 1
+
 
|}
 
|}
  
Line 38:Line 36:
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
|-
 
|-
| [[Cores/Tin/Encoding#707|Tin]] || E0 || 1
+
| [[Cores/Tin/Encoding#orl|Tin]] || E0 ||  
 
|-
 
|-
| [[Cores/Copper/Encoding#707|Copper]] || E0 E1 || 1
+
| [[Cores/Copper/Encoding#orl|Copper]] || E0 ||  
 
|-
 
|-
| [[Cores/Silver/Encoding#707|Silver]] || E0 E1 E2 E3 || 1
+
| [[Cores/Silver/Encoding#orl|Silver]] || E0 E1 E2 E3 ||  
 
|-
 
|-
| [[Cores/Gold/Encoding#707|Gold]] || E0 E1 E2 E3 E4 E5 E6 E7 || 1
+
| [[Cores/Gold/Encoding#orl|Gold]] || E0 ||  
|-
+
| [[Cores/Decimal8/Encoding#707|Decimal8]] || E0 E1 E2 E3 || 1
+
|-
+
| [[Cores/Decimal16/Encoding#707|Decimal16]] || E0 E1 E2 E3 || 1
+
 
|}
 
|}
 +
 +
 +
[[Instruction_Set|Instruction Set, alphabetical]], [[Instruction Set by Category]], [http://millcomputing.com/instructions.html?collapse=7#ops Instruction Set, sortable, filterable]

Latest revision as of 14:06, 23 February 2021

speculable  exu stream  exu block  compute phase   operation   in the logical value domain   that produces condition codes

aliases: orls orlu
native on: all

Bitwise or.

related operations: andl, flip, nand, nor, xorl, nxor, imp, nimp


orl(op x, op y) → op r0

operands: like Identity [xx:x]


Core In Slots Latencies
Tin E0
Copper E0
Silver E0 E1 E2 E3
Gold E0

orl(op x, imm y) → op r0

operands: like Identity [xx:x]


Core In Slots Latencies
Tin E0
Copper E0
Silver E0 E1 E2 E3
Gold E0


Instruction Set, alphabetical, Instruction Set by Category, Instruction Set, sortable, filterable