Difference between revisions of "Instruction Set/exitAtomic"

From Mill Computing Wiki
Jump to: navigation, search
(Created page with "{{DISPLAYTITLE:exitAtomic}} <div style="font-size:80%;line-height:90%;margin-bottom:2em">realizing  flow stream Decode|flow...")
 
Line 14:Line 14:
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
|-
 
|-
| [[Cores/Tin/Encoding#279|Tin]] || F0 || 1
+
| [[Cores/Tin/Encoding#exitAtomic|Tin]] || F0 || 1
 
|-
 
|-
| [[Cores/Copper/Encoding#279|Copper]] || F0 || 1
+
| [[Cores/Copper/Encoding#exitAtomic|Copper]] || F0 || 1
 
|-
 
|-
| [[Cores/Silver/Encoding#279|Silver]] || F1 F2 F3 || 1
+
| [[Cores/Silver/Encoding#exitAtomic|Silver]] || F1 F2 F3 || 1
 
|-
 
|-
| [[Cores/Gold/Encoding#279|Gold]] || F0 F1 || 1
+
| [[Cores/Gold/Encoding#exitAtomic|Gold]] || F0 F1 || 1
 
|-
 
|-
| [[Cores/Decimal8/Encoding#279|Decimal8]] || F1 F2 F3 || 1
+
| [[Cores/Decimal8/Encoding#exitAtomic|Decimal8]] || F1 F2 F3 || 1
 
|-
 
|-
| [[Cores/Decimal16/Encoding#279|Decimal16]] || F1 F2 F3 || 1
+
| [[Cores/Decimal16/Encoding#exitAtomic|Decimal16]] || F1 F2 F3 || 1
 
|}
 
|}
 +
 +
 +
[[Instruction_Set|Instruction Set, alphabetical]], [[Instruction Set by Category]], [http://millcomputing.com/instructions.html?collapse=7#ops Instruction Set, sortable, filterable]

Revision as of 02:36, 16 December 2014

realizing  flow stream  flow block  compute phase   operation  

native on: all

commit an in-progress atomic extent and return status


exitAtomic()

operands: like Inv :


Core In Slots Latencies
Tin F0 1
Copper F0 1
Silver F1 F2 F3 1
Gold F0 F1 1
Decimal8 F1 F2 F3 1
Decimal16 F1 F2 F3 1


Instruction Set, alphabetical, Instruction Set by Category, Instruction Set, sortable, filterable