Difference between revisions of "Instruction Set/andl"

From Mill Computing Wiki
Jump to: navigation, search
 
Line 19:Line 19:
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
|-
 
|-
| [[Cores/Tin/Encoding#andl|Tin]] || E0 || 1
+
| [[Cores/Tin/Encoding#andl|Tin]] || E0 ||  
 
|-
 
|-
| [[Cores/Copper/Encoding#andl|Copper]] || E0 E1 || 1
+
| [[Cores/Copper/Encoding#andl|Copper]] || E0 ||  
 
|-
 
|-
| [[Cores/Silver/Encoding#andl|Silver]] || E0 E1 E2 E3 || 1
+
| [[Cores/Silver/Encoding#andl|Silver]] || E0 E1 E2 E3 ||  
 
|-
 
|-
| [[Cores/Gold/Encoding#andl|Gold]] || E0 E1 E2 E3 E4 E5 E6 E7 || 1
+
| [[Cores/Gold/Encoding#andl|Gold]] || E0 ||  
|-
+
| [[Cores/Decimal8/Encoding#andl|Decimal8]] || E0 E1 E2 E3 || 1
+
|-
+
| [[Cores/Decimal16/Encoding#andl|Decimal16]] || E0 E1 E2 E3 || 1
+
 
|}
 
|}
  
Line 41:Line 37:
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
|-
 
|-
| [[Cores/Tin/Encoding#andl|Tin]] || E0 || 1
+
| [[Cores/Tin/Encoding#andl|Tin]] || E0 ||  
|-
+
| [[Cores/Copper/Encoding#andl|Copper]] || E0 E1 || 1
+
|-
+
| [[Cores/Silver/Encoding#andl|Silver]] || E0 E1 E2 E3 || 1
+
 
|-
 
|-
| [[Cores/Gold/Encoding#andl|Gold]] || E0 E1 E2 E3 E4 E5 E6 E7 || 1
+
| [[Cores/Copper/Encoding#andl|Copper]] || E0 ||  
 
|-
 
|-
| [[Cores/Decimal8/Encoding#andl|Decimal8]] || E0 E1 E2 E3 || 1
+
| [[Cores/Silver/Encoding#andl|Silver]] || E0 E1 E2 E3 ||  
 
|-
 
|-
| [[Cores/Decimal16/Encoding#andl|Decimal16]] || E0 E1 E2 E3 || 1
+
| [[Cores/Gold/Encoding#andl|Gold]] || E0 ||  
 
|}
 
|}
  
  
 
[[Instruction_Set|Instruction Set, alphabetical]], [[Instruction Set by Category]], [http://millcomputing.com/instructions.html?collapse=7#ops Instruction Set, sortable, filterable]
 
[[Instruction_Set|Instruction Set, alphabetical]], [[Instruction Set by Category]], [http://millcomputing.com/instructions.html?collapse=7#ops Instruction Set, sortable, filterable]

Latest revision as of 14:07, 23 February 2021

speculable  exu stream  exu block  compute phase   operation   in the logical value domain   that produces condition codes

aliases: andls andlu
native on: all

Bitwise and.

related operations: orl, flip, nand, nor, xorl, nxor, imp, nimp



andl(op x, op y) → op r0

operands: like Identity [xx:x]


Core In Slots Latencies
Tin E0
Copper E0
Silver E0 E1 E2 E3
Gold E0

andl(op x, imm y) → op r0

operands: like Identity [xx:x]


Core In Slots Latencies
Tin E0
Copper E0
Silver E0 E1 E2 E3
Gold E0


Instruction Set, alphabetical, Instruction Set by Category, Instruction Set, sortable, filterable