Difference between revisions of "Instruction Set/f2sedxn"

From Mill Computing Wiki
Jump to: navigation, search
m (Protected "Instruction Set/f2sedxn": generated ([Edit=<protect-level-bot>] (indefinite) [Move=<protect-level-bot>] (indefinite)))
(No difference)

Revision as of 01:32, 3 January 2015

realizing  exu stream  exu block  compute phase   operation   in the decimal floating point value domain   using excepting overflow behavior   that produces condition codes and rounds toward negative infinity

native on: Decimal8 Decimal16

Exactly convert a decimal floating point value to a signed integer, rounding toward nearest and producing NaRs on overflow.


f2sedxn(d x) → d r0

operands: like Addd [dd:d]


Core In Slots Latencies
Decimal8 E0 E1 d:d=4 dv:dv=4 q:q=5 qv:qv=5
Decimal16 E0 E1 d:d=4 dv:dv=4 q:q=5 qv:qv=5


Instruction Set, alphabetical, Instruction Set by Category, Instruction Set, sortable, filterable