Difference between revisions of "Instruction Set/cachee"

From Mill Computing Wiki
Jump to: navigation, search
(Created page with "{{DISPLAYTITLE:cachee}} <div style="font-size:80%;line-height:90%;margin-bottom:2em">realizing  flow stream Decode|flow blo...")
 
Line 14:Line 14:
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
|-
 
|-
| [[Cores/Tin/Encoding#234|Tin]] || F0 || 1
+
| [[Cores/Tin/Encoding#cachee|Tin]] || F0 || 1
 
|-
 
|-
| [[Cores/Copper/Encoding#234|Copper]] || F0 || 1
+
| [[Cores/Copper/Encoding#cachee|Copper]] || F0 || 1
 
|-
 
|-
| [[Cores/Silver/Encoding#234|Silver]] || F0 || 1
+
| [[Cores/Silver/Encoding#cachee|Silver]] || F0 || 1
 
|-
 
|-
| [[Cores/Gold/Encoding#234|Gold]] || F0 || 1
+
| [[Cores/Gold/Encoding#cachee|Gold]] || F0 || 1
 
|-
 
|-
| [[Cores/Decimal8/Encoding#234|Decimal8]] || F0 || 1
+
| [[Cores/Decimal8/Encoding#cachee|Decimal8]] || F0 || 1
 
|-
 
|-
| [[Cores/Decimal16/Encoding#234|Decimal16]] || F0 || 1
+
| [[Cores/Decimal16/Encoding#cachee|Decimal16]] || F0 || 1
 
|}
 
|}
  
Line 36:Line 36:
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
|-
 
|-
| [[Cores/Tin/Encoding#233|Tin]] || F0 || 1
+
| [[Cores/Tin/Encoding#cachee|Tin]] || F0 || 1
 
|-
 
|-
| [[Cores/Copper/Encoding#233|Copper]] || F0 || 1
+
| [[Cores/Copper/Encoding#cachee|Copper]] || F0 || 1
 
|-
 
|-
| [[Cores/Silver/Encoding#233|Silver]] || F0 || 1
+
| [[Cores/Silver/Encoding#cachee|Silver]] || F0 || 1
 
|-
 
|-
| [[Cores/Gold/Encoding#233|Gold]] || F0 || 1
+
| [[Cores/Gold/Encoding#cachee|Gold]] || F0 || 1
 
|-
 
|-
| [[Cores/Decimal8/Encoding#233|Decimal8]] || F0 || 1
+
| [[Cores/Decimal8/Encoding#cachee|Decimal8]] || F0 || 1
 
|-
 
|-
| [[Cores/Decimal16/Encoding#233|Decimal16]] || F0 || 1
+
| [[Cores/Decimal16/Encoding#cachee|Decimal16]] || F0 || 1
 
|}
 
|}
 +
 +
 +
[[Instruction_Set|Instruction Set, alphabetical]], [[Instruction Set by Category]], [http://millcomputing.com/instructions.html?collapse=7#ops Instruction Set, sortable, filterable]

Revision as of 02:38, 16 December 2014

realizing  flow stream  flow block  compute phase   operation  

native on: all

cache control operation


cachee(p line)

operands: like Inv :


Core In Slots Latencies
Tin F0 1
Copper F0 1
Silver F0 1
Gold F0 1
Decimal8 F0 1
Decimal16 F0 1

cachee(p lower, p upper)

operands: like Inv :


Core In Slots Latencies
Tin F0 1
Copper F0 1
Silver F0 1
Gold F0 1
Decimal8 F0 1
Decimal16 F0 1


Instruction Set, alphabetical, Instruction Set by Category, Instruction Set, sortable, filterable