Difference between revisions of "Instruction Set/shiftlsx"
From Mill Computing Wiki
Line 1: | Line 1: | ||
{{DISPLAYTITLE:shiftlsx}} | {{DISPLAYTITLE:shiftlsx}} | ||
<div style="font-size:80%;line-height:90%;margin-bottom:2em">[[Speculation|speculable]] [[Encoding|exu stream]] [[Decode|exu block]] [[Phasing|compute phase]] operation [[Domains|in the signed integer value domain]] [[Overflow|using excepting overflow behavior]] [[Condition Code|that produces condition codes]]<br /> | <div style="font-size:80%;line-height:90%;margin-bottom:2em">[[Speculation|speculable]] [[Encoding|exu stream]] [[Decode|exu block]] [[Phasing|compute phase]] operation [[Domains|in the signed integer value domain]] [[Overflow|using excepting overflow behavior]] [[Condition Code|that produces condition codes]]<br /> | ||
− | '''aliases:''' | + | '''aliases:''' shiftlsx2 <br /> |
'''native on:''' [[Cores|all]]<br /> | '''native on:''' [[Cores|all]]<br /> | ||
</div> | </div> | ||
Line 18: | Line 18: | ||
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]] | ! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]] | ||
|- | |- | ||
− | | [[Cores/Tin/Encoding#shiftlsx|Tin]] || E0 || | + | | [[Cores/Tin/Encoding#shiftlsx|Tin]] || E0 || |
|- | |- | ||
− | | [[Cores/Copper/Encoding#shiftlsx|Copper]] || E0 || | + | | [[Cores/Copper/Encoding#shiftlsx|Copper]] || E0 || |
|- | |- | ||
− | | [[Cores/Silver/Encoding#shiftlsx|Silver]] || E0 E1 || | + | | [[Cores/Silver/Encoding#shiftlsx|Silver]] || E0 E1 || |
|- | |- | ||
− | | [[Cores/Gold/Encoding#shiftlsx|Gold]] || E0 | + | | [[Cores/Gold/Encoding#shiftlsx|Gold]] || E0 || |
− | + | ||
− | + | ||
− | + | ||
− | + | ||
|} | |} | ||
Line 40: | Line 36: | ||
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]] | ! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]] | ||
|- | |- | ||
− | | [[Cores/Tin/Encoding#shiftlsx|Tin]] || E0 || | + | | [[Cores/Tin/Encoding#shiftlsx|Tin]] || E0 || |
− | + | ||
− | + | ||
− | + | ||
− | + | ||
|- | |- | ||
− | | [[Cores/ | + | | [[Cores/Copper/Encoding#shiftlsx|Copper]] || E0 || |
|- | |- | ||
− | | [[Cores/ | + | | [[Cores/Silver/Encoding#shiftlsx|Silver]] || E0 E1 || |
|- | |- | ||
− | | [[Cores/ | + | | [[Cores/Gold/Encoding#shiftlsx|Gold]] || E0 || |
|} | |} | ||
[[Instruction_Set|Instruction Set, alphabetical]], [[Instruction Set by Category]], [http://millcomputing.com/instructions.html?collapse=7#ops Instruction Set, sortable, filterable] | [[Instruction_Set|Instruction Set, alphabetical]], [[Instruction Set by Category]], [http://millcomputing.com/instructions.html?collapse=7#ops Instruction Set, sortable, filterable] |
Latest revision as of 14:12, 23 February 2021
speculable exu stream exu block compute phase operation in the signed integer value domain using excepting overflow behavior that produces condition codes
aliases: shiftlsx2
native on: all
Signed bitwise left shift. Excepting. The bit count by which to shift is an unsigned number. Whenever the new most significant bit is different from the one before, an overflow NaR is produced.
shiftlsx(s x, bit bits) → s r0
operands: like Shift [xi:x]
Core | In Slots | Latencies |
---|---|---|
Tin | E0 | |
Copper | E0 | |
Silver | E0 E1 | |
Gold | E0 |
operands: like Shift [xi:x]
Core | In Slots | Latencies |
---|---|---|
Tin | E0 | |
Copper | E0 | |
Silver | E0 E1 | |
Gold | E0 |
Instruction Set, alphabetical, Instruction Set by Category, Instruction Set, sortable, filterable