Difference between revisions of "Instruction Set/divffz"
From Mill Computing Wiki
Line 1: | Line 1: | ||
{{DISPLAYTITLE:divffz}} | {{DISPLAYTITLE:divffz}} | ||
− | <div style="font-size:80%;line-height:90%;margin-bottom:2em">[[Speculation|realizing]] [[Encoding|exu stream]] [[Decode|exu block]] [[Phasing|compute phase]] operation [[Domains|in the binary floating point value domain]] [[Condition Code|that produces condition codes]]<br /> | + | <div style="font-size:80%;line-height:90%;margin-bottom:2em">[[Speculation|realizing]] [[Encoding|exu stream]] [[Decode|exu block]] [[Phasing|compute phase]] operation [[Domains|in the binary floating point value domain]] [[Condition Code|that produces condition codes]] [[Rounding|and rounds to nearest, ties away from zero]]<br /> |
'''native on:''' [[Assembly|none]]<br /> | '''native on:''' [[Assembly|none]]<br /> | ||
</div> | </div> |
Revision as of 18:53, 20 December 2014
realizing exu stream exu block compute phase operation in the binary floating point value domain that produces condition codes and rounds to nearest, ties away from zero
native on: none
Floating point division in current rounding away from zero.
operands: like Addf [ff:f]
Instruction Set, alphabetical, Instruction Set by Category, Instruction Set, sortable, filterable