Difference between revisions of "Instruction Set/addus"

From Mill Computing Wiki
Jump to: navigation, search
Line 17:Line 17:
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
|-
 
|-
| [[Cores/Tin/Encoding#203|Tin]] || E0 || 2
+
| [[Cores/Tin/Encoding#addus|Tin]] || E0 || 2
 
|-
 
|-
| [[Cores/Copper/Encoding#203|Copper]] || E0 E1 || 2
+
| [[Cores/Copper/Encoding#addus|Copper]] || E0 E1 || 2
 
|-
 
|-
| [[Cores/Silver/Encoding#203|Silver]] || E0 E1 E2 E3 || 2
+
| [[Cores/Silver/Encoding#addus|Silver]] || E0 E1 E2 E3 || 2
 
|-
 
|-
| [[Cores/Gold/Encoding#203|Gold]] || E0 E1 E2 E3 E4 E5 E6 E7 || 2
+
| [[Cores/Gold/Encoding#addus|Gold]] || E0 E1 E2 E3 E4 E5 E6 E7 || 2
 
|-
 
|-
| [[Cores/Decimal8/Encoding#203|Decimal8]] || E0 E1 E2 E3 || 2
+
| [[Cores/Decimal8/Encoding#addus|Decimal8]] || E0 E1 E2 E3 || 2
 
|-
 
|-
| [[Cores/Decimal16/Encoding#203|Decimal16]] || E0 E1 E2 E3 || 2
+
| [[Cores/Decimal16/Encoding#addus|Decimal16]] || E0 E1 E2 E3 || 2
 
|}
 
|}
  
Line 39:Line 39:
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
|-
 
|-
| [[Cores/Tin/Encoding#202|Tin]] || E0 || 2
+
| [[Cores/Tin/Encoding#addus|Tin]] || E0 || 2
 
|-
 
|-
| [[Cores/Copper/Encoding#202|Copper]] || E0 E1 || 2
+
| [[Cores/Copper/Encoding#addus|Copper]] || E0 E1 || 2
 
|-
 
|-
| [[Cores/Silver/Encoding#202|Silver]] || E0 E1 E2 E3 || 2
+
| [[Cores/Silver/Encoding#addus|Silver]] || E0 E1 E2 E3 || 2
 
|-
 
|-
| [[Cores/Gold/Encoding#202|Gold]] || E0 E1 E2 E3 E4 E5 E6 E7 || 2
+
| [[Cores/Gold/Encoding#addus|Gold]] || E0 E1 E2 E3 E4 E5 E6 E7 || 2
 
|-
 
|-
| [[Cores/Decimal8/Encoding#202|Decimal8]] || E0 E1 E2 E3 || 2
+
| [[Cores/Decimal8/Encoding#addus|Decimal8]] || E0 E1 E2 E3 || 2
 
|-
 
|-
| [[Cores/Decimal16/Encoding#202|Decimal16]] || E0 E1 E2 E3 || 2
+
| [[Cores/Decimal16/Encoding#addus|Decimal16]] || E0 E1 E2 E3 || 2
 
|}
 
|}
 +
 +
 +
[[Instruction_Set|Instruction Set, alphabetical]], [[Instruction Set by Category]], [http://millcomputing.com/instructions.html?collapse=7#ops Instruction Set, sortable, filterable]

Revision as of 02:39, 16 December 2014

realizing  exu stream  exu block  compute phase   operation   in the unsigned integer value domain   using saturating overflow behavior   that produces condition codes

aliases: addusv
native on: all

Saturating unsigned integer addition. When a result value overflows for the width, it flats out at the biggest value.


addus(u x, u y) → u r0

operands: like Identity [xx:x]


Core In Slots Latencies
Tin E0 2
Copper E0 E1 2
Silver E0 E1 E2 E3 2
Gold E0 E1 E2 E3 E4 E5 E6 E7 2
Decimal8 E0 E1 E2 E3 2
Decimal16 E0 E1 E2 E3 2

addus(u x, imm y) → u r0

operands: like Identity [xx:x]


Core In Slots Latencies
Tin E0 2
Copper E0 E1 2
Silver E0 E1 E2 E3 2
Gold E0 E1 E2 E3 E4 E5 E6 E7 2
Decimal8 E0 E1 E2 E3 2
Decimal16 E0 E1 E2 E3 2


Instruction Set, alphabetical, Instruction Set by Category, Instruction Set, sortable, filterable