Difference between revisions of "Instruction Set/nand"

From Mill Computing Wiki
Jump to: navigation, search
 
Line 18:Line 18:
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
|-
 
|-
| [[Cores/Tin/Encoding#nand|Tin]] || E0 || 1
+
| [[Cores/Tin/Encoding#nand|Tin]] || E0 ||  
 
|-
 
|-
| [[Cores/Copper/Encoding#nand|Copper]] || E0 E1 || 1
+
| [[Cores/Copper/Encoding#nand|Copper]] || E0 ||  
 
|-
 
|-
| [[Cores/Silver/Encoding#nand|Silver]] || E0 E1 E2 E3 || 1
+
| [[Cores/Silver/Encoding#nand|Silver]] || E0 E1 E2 E3 ||  
 
|-
 
|-
| [[Cores/Gold/Encoding#nand|Gold]] || E0 E1 E2 E3 E4 E5 E6 E7 || 1
+
| [[Cores/Gold/Encoding#nand|Gold]] || E0 ||  
|-
+
| [[Cores/Decimal8/Encoding#nand|Decimal8]] || E0 E1 E2 E3 || 1
+
|-
+
| [[Cores/Decimal16/Encoding#nand|Decimal16]] || E0 E1 E2 E3 || 1
+
 
|}
 
|}
  
Line 40:Line 36:
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
|-
 
|-
| [[Cores/Tin/Encoding#nand|Tin]] || E0 || 1
+
| [[Cores/Tin/Encoding#nand|Tin]] || E0 ||  
|-
+
| [[Cores/Copper/Encoding#nand|Copper]] || E0 E1 || 1
+
|-
+
| [[Cores/Silver/Encoding#nand|Silver]] || E0 E1 E2 E3 || 1
+
 
|-
 
|-
| [[Cores/Gold/Encoding#nand|Gold]] || E0 E1 E2 E3 E4 E5 E6 E7 || 1
+
| [[Cores/Copper/Encoding#nand|Copper]] || E0 ||  
 
|-
 
|-
| [[Cores/Decimal8/Encoding#nand|Decimal8]] || E0 E1 E2 E3 || 1
+
| [[Cores/Silver/Encoding#nand|Silver]] || E0 E1 E2 E3 ||  
 
|-
 
|-
| [[Cores/Decimal16/Encoding#nand|Decimal16]] || E0 E1 E2 E3 || 1
+
| [[Cores/Gold/Encoding#nand|Gold]] || E0 ||  
 
|}
 
|}
  
  
 
[[Instruction_Set|Instruction Set, alphabetical]], [[Instruction Set by Category]], [http://millcomputing.com/instructions.html?collapse=7#ops Instruction Set, sortable, filterable]
 
[[Instruction_Set|Instruction Set, alphabetical]], [[Instruction Set by Category]], [http://millcomputing.com/instructions.html?collapse=7#ops Instruction Set, sortable, filterable]

Latest revision as of 13:56, 23 February 2021

speculable  exu stream  exu block  compute phase   operation   in the logical value domain  

aliases: nands nandu
native on: all

Bitwise nand.

related operations: andl, orl, flip, nor, xorl, nxor, imp, nimp


nand(op x, op y) → op r0

operands: like Identity [xx:x]


Core In Slots Latencies
Tin E0
Copper E0
Silver E0 E1 E2 E3
Gold E0

nand(op x, imm y) → op r0

operands: like Identity [xx:x]


Core In Slots Latencies
Tin E0
Copper E0
Silver E0 E1 E2 E3
Gold E0


Instruction Set, alphabetical, Instruction Set by Category, Instruction Set, sortable, filterable