Difference between revisions of "Instruction Set/s2u"
From Mill Computing Wiki
m (Protected "Instruction Set/s2u": generated ([Edit=<protect-level-bot>] (indefinite) [Move=<protect-level-bot>] (indefinite))) | |||
(One intermediate revision by the same user not shown) | |||
Line 1: | Line 1: | ||
{{DISPLAYTITLE:s2u}} | {{DISPLAYTITLE:s2u}} | ||
− | <div style="font-size:80%;line-height:90%;margin-bottom:2em">[[Speculation| | + | <div style="font-size:80%;line-height:90%;margin-bottom:2em">[[Speculation|speculable]] [[Encoding|exu stream]] [[Decode|exu block]] [[Phasing|compute phase]] operation [[Domains|in the logical value domain]] [[Overflow|using modulo overflow behavior]] <br /> |
'''native on:''' [[Cores|all]]<br /> | '''native on:''' [[Cores|all]]<br /> | ||
</div> | </div> | ||
Line 7: | Line 7: | ||
---- | ---- | ||
− | <code style="font-size:130%"><b style="color:#050">s2u</b>(<span style="color:#009">[[Domains#op|op]]</span> <span title="belt operand from ops window"> | + | <code style="font-size:130%"><b style="color:#050">s2u</b>(<span style="color:#009">[[Domains#op|op]]</span> <span title="belt operand from ops window">op0</span>, <i><span style="color:#009">[[Immediates#width|width]]</span> <span title="data width and vector length (exu)">width0</span></i>) → [[Domains#op|op]] r<sub>0</sub></code> |
− | <div style="font-size:80%;line-height:90%;margin-bottom:2em">'''operands:''' [[Operands# | + | <div style="font-size:80%;line-height:90%;margin-bottom:2em">'''operands:''' [[Operands#likeWiden|like Widen xx:2x]] |
</div> | </div> | ||
<br /> | <br /> | ||
Line 15: | Line 15: | ||
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]] | ! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]] | ||
|- | |- | ||
− | | [[Cores/Tin/Encoding#s2u|Tin]] || E0 || | + | | [[Cores/Tin/Encoding#s2u|Tin]] || E0 || |
|- | |- | ||
− | | [[Cores/Copper/Encoding#s2u|Copper]] || E0 | + | | [[Cores/Copper/Encoding#s2u|Copper]] || E0 || |
|- | |- | ||
− | | [[Cores/Silver/Encoding#s2u|Silver]] || E0 E1 E2 E3 || | + | | [[Cores/Silver/Encoding#s2u|Silver]] || E0 E1 E2 E3 || |
|- | |- | ||
− | | [[Cores/Gold/Encoding#s2u|Gold]] || E0 | + | | [[Cores/Gold/Encoding#s2u|Gold]] || E0 || |
− | + | ||
− | + | ||
− | + | ||
− | + | ||
|} | |} | ||
[[Instruction_Set|Instruction Set, alphabetical]], [[Instruction Set by Category]], [http://millcomputing.com/instructions.html?collapse=7#ops Instruction Set, sortable, filterable] | [[Instruction_Set|Instruction Set, alphabetical]], [[Instruction Set by Category]], [http://millcomputing.com/instructions.html?collapse=7#ops Instruction Set, sortable, filterable] |
Latest revision as of 14:06, 23 February 2021
speculable exu stream exu block compute phase operation in the logical value domain using modulo overflow behavior
native on: all
Signed integer to unsigned integer.
s2u(op op0, width width0) → op r0
operands: like Widen xx:2x
Core | In Slots | Latencies |
---|---|---|
Tin | E0 | |
Copper | E0 | |
Silver | E0 E1 E2 E3 | |
Gold | E0 |
Instruction Set, alphabetical, Instruction Set by Category, Instruction Set, sortable, filterable