Difference between revisions of "Instruction Set/abortAtomic"

From Mill Computing Wiki
Jump to: navigation, search
(Created page with "{{DISPLAYTITLE:abortAtomic}} <div style="font-size:80%;line-height:90%;margin-bottom:2em">realizing  flow stream Decode|flo...")
 
Line 14:Line 14:
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
! [[Cores|Core]] || [[Slot|In Slots]]|| [[Latency|Latencies]]
 
|-
 
|-
| [[Cores/Tin/Encoding#176|Tin]] || F0 || 1
+
| [[Cores/Tin/Encoding#abortAtomic|Tin]] || F0 || 1
 
|-
 
|-
| [[Cores/Copper/Encoding#176|Copper]] || F0 || 1
+
| [[Cores/Copper/Encoding#abortAtomic|Copper]] || F0 || 1
 
|-
 
|-
| [[Cores/Silver/Encoding#176|Silver]] || F1 F2 F3 || 1
+
| [[Cores/Silver/Encoding#abortAtomic|Silver]] || F1 F2 F3 || 1
 
|-
 
|-
| [[Cores/Gold/Encoding#176|Gold]] || F0 F1 || 1
+
| [[Cores/Gold/Encoding#abortAtomic|Gold]] || F0 F1 || 1
 
|-
 
|-
| [[Cores/Decimal8/Encoding#176|Decimal8]] || F1 F2 F3 || 1
+
| [[Cores/Decimal8/Encoding#abortAtomic|Decimal8]] || F1 F2 F3 || 1
 
|-
 
|-
| [[Cores/Decimal16/Encoding#176|Decimal16]] || F1 F2 F3 || 1
+
| [[Cores/Decimal16/Encoding#abortAtomic|Decimal16]] || F1 F2 F3 || 1
 
|}
 
|}
 +
 +
 +
[[Instruction_Set|Instruction Set, alphabetical]], [[Instruction Set by Category]], [http://millcomputing.com/instructions.html?collapse=7#ops Instruction Set, sortable, filterable]

Revision as of 02:37, 16 December 2014

realizing  flow stream  flow block  compute phase   operation  

native on: all

abort an in-progress atomic extent


abortAtomic()

operands: like Inv :


Core In Slots Latencies
Tin F0 1
Copper F0 1
Silver F1 F2 F3 1
Gold F0 F1 1
Decimal8 F1 F2 F3 1
Decimal16 F1 F2 F3 1


Instruction Set, alphabetical, Instruction Set by Category, Instruction Set, sortable, filterable